Advances in Science, Technology and Engineering Systems Journal Vol. 6, No. 2, 512-520 (2021)



www.astesj.com

ASTESJ ISSN: 2415-6698

Special Issue on Multidisciplinary Sciences and Engineering

# Practical Simulation of Grounded/Floating Lossy Inductors Based on Commercially Available Integrated Circuit LT1228

Tattaya Pukkalanun<sup>1</sup>, Pitchayanin Moonmuang<sup>1</sup>, Sumalee Unhavanich<sup>2</sup>, Worapong Tangsrirat<sup>1,\*</sup>

<sup>1</sup>School of Engineering, King Mongkut's Institute of Technology Ladkrabang (KMITL), Bangkok 10520, Thailand

<sup>2</sup>Faculty of Digital Technology, Chitralada Technology Institute, Bangkok 10300, Thailand

ARTICLE INFO Article history: Received: 19 December, 2020 Accepted: 28 February, 2021 Online: 17 March, 2021

Keywords: Commercially available IC LT1228 Inductance Simulator Lossy Inductor ABSTRACT

The article suggests four circuit topologies for the practical simulation of grounded and floating lossy inductors. All the suggested circuits use commercially available integrated circuit LT1228 chips as active elements, and only two passive elements, namely one resistor and one capacitor. The first two of the proposed circuits employ only a single LT1228 active element and can realize grounded lossy inductors without the need for element-matching conditions. The last two of the proposed circuits can realize synthetic floating lossy inductors with only two LT1228s. The values of simulated equivalent elements can be tuned electronically by simply adjusting the external DC bias current of the LT1228. Non-ideal transfer error effects of the LT1228 on the synthetic inductor performance are inspected. Sensitivity performance concerning transfer errors and active and passive elements is also demonstrated. PSPICE simulation results and experimental measurements of the commercially available integrated circuit, LT1228, are incorporated to corroborate all our theoretical analyses.

## 1. Introduction

An inductance simulator circuit is an advantageous element in active circuit design and synthesis, especially for analog signal processing solutions and applications such as active filter, analog phase shifter, chaotic oscillator, and parasitic cancellation circuitry. In the past, there are various publications on the implementation of actively simulated lossy inductance simulators based on several active elements [1-34]. The first ones are intended for grounded lossy inductance simulation [1-22], while the others are for floating ones [23, 34]. However, from a careful inspection of the reported circuit topologies in these references, they have one or more of the following disadvantage features:

 The use of a relatively large number of active and passive electronic components for their constructions [2, 4-6, 20-21, 23-27, 30-32]. Although the circuits of [1, 7-19, 28-29, 33-34] employ only a single active component, they still require at least three passive elements. Owing to the employment of an excessive number of circuit components, these designs are not suitable for an integrated circuit (IC) implementation point of view.

- 2. The lack of electronic tuning facility [1–2, 4, 6-18, 20-21, 24-31, 34].
- 3. The need for strict component-matching conditions or cancellations for the grounded inductance function simulation [1, 6, 9].
- 4. The use of different types of active electronic devices [20, 23-24, 32], which is inconvenient for further integrated circuit applications.
- 5. The use of commercially unavailable ICs [1–3, 5-12, 15-17, 19-24, 26, 28-30, 32-34]. Also, the active building blocks used in these publications are complicated active functional blocks. Accordingly, the verification of the proposed realization is mostly performed by only computer simulation results.

Recently, several attempts have been proved that LT1228 IC package has now become a versatile and standard commercial IC in the realization of various types of analog signal processing applications [35-37]. This article reports the four circuit topologies for simulating all grounded/floating lossy inductors employing

<sup>\*</sup>Corresponding Author: Worapong Tangsrirat, Email: worapong.ta@kmitl.ac.th This paper is an extended version from the proceedings of 2020 8th International Electrical Engineering Congress (iEECON) [38]

commercially available IC LT1228 chips as essential active components [38-39]. The first two circuit topologies ideally provide grounded lossy series and parallel inductors, while the other two topologies can emulate floating lossy series and parallel inductors. All the realized inductors employ canonical active and passive elements and are made adjustable electronically through the externally supplied current of the LT1228. The tracking error effects of the LT1228 on the circuit performance are investigated, and the active and passive sensitivity analyses are also evaluated. The validity of the synthetic lossy inductors is confirmed by the PSPICE simulation results using the macro-model of the LT1228 by Linear Technology as well as the prototype circuit test results using IC LT1228. Also, the circuit performance is demonstrated on an illustrative example of a voltage-mode second-order bandpass filter. The performance of the proposed practical grounded/floating lossy inductance simulators is compared with the previously presented similar works and also summarized in Table 1.

## 2. Characteristic of IC LT1228

Figure 1 shows the pin configuration and electrical symbol of the LT1228. It is a commercially available IC package, which is internally a combination of an operational transconductance amplifier (OTA) and a current feedback operational amplifier (CFA). The relationships between the appropriate terminal of LT1228 can be expressed through the following matrix expression given below [39]:

$$\begin{bmatrix} i_{p} \\ i_{n} \\ i_{z} \\ v_{o} \end{bmatrix} = \begin{bmatrix} 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 \\ g_{m} & -g_{m} & 0 & 0 \\ 0 & 0 & 1 & 0 \end{bmatrix} \begin{bmatrix} v_{p} \\ v_{n} \\ v_{z} \\ i_{o} \end{bmatrix}$$
(1)

In matrix (1),  $g_m$  is the transconductance gain of the LT1228, which is directly proportional to the external DC supplied current  $I_B$ , as defined by the following relation [39]:

$$g_m = 10I_B. \tag{2}$$



(a) internal active element and pin configuration (b) electrical symbol

# 3. Actively Realizable Lossy Inductance Simulator Circuits

Fig.2 shows the generic circuit configuration for the simulation of lossy grounded and floating inductors. They consist of IC package LT1228s as active elements. Routine analyses of the proposed circuits in Figure 2 yield the inductance functions and the finite quality factor (Q) given in Table 2. Inspection of the table, the four different inductance functions realized by the generic circuit topologies can be described in detail below.

- (i) Figure 2(a) can emulate a grounded series RL-type lossy inductor with  $R_{eq1} = 1/g_m$  and  $L_{eq1} = R_1 C_1/g_m$ .
- (ii) Figure 2(b) can emulate a grounded parallel RL-type lossy inductor with  $R_{eq2} = R_2$  and  $L_{eq2} = R_2 C_2/g_m$ .
- (iii) The circuit in Figure 2(c) can emulate a floating series RL-type lossy inductor with  $R_{eq3} = 1/g_m$  and  $L_{eq3} = R_3C_3/g_m$ .
- (iv) The last circuit in Figure 2(d) can emulate a floating parallel RL-type lossy inductor with  $R_{eq4} = 1/g_{m2}$  and  $L_{eq4} = C_4/g_{m1}g_{m2}$ .



Note that the proposed grounded lossy inductance sections of Figures 2(a) and 2(b) are no need for critical component-matching conditions. It is known that one can adjust the  $g_m$ -parameter by changing the bias current of the LT1228, and then the simulated equivalent elements  $R_{eq}$  and  $L_{eq}$  of the synthetic lossy inductors are electronically tunable.

| Reference | Configuration | Inductor Type     | Active device<br>number                                                | Passive device<br>number | Commercially<br>available IC | Matching condition | Electronic<br>tuning | Technology             | Supply voltage                                           | Power dissipation |
|-----------|---------------|-------------------|------------------------------------------------------------------------|--------------------------|------------------------------|--------------------|----------------------|------------------------|----------------------------------------------------------|-------------------|
| [1]       |               | series, parallel  | CCII = 1                                                               | R = 4, C = 1             | no                           | yes                | no                   | N/A                    | N/A                                                      | N/A               |
| [2]       |               | series, parallel  | CCII = 3                                                               | $R \ge 2, C \ge 1$       | no                           | no                 | no                   | AD844                  | ±12V                                                     | N/A               |
| [3]       | -             | parallel (Fig.3)  | DO-VDBA = 2                                                            | C = 1                    | no                           | no                 | yes                  | N/A                    | N/A                                                      | N/A               |
| [4]       |               | series, parallel  | CCII = 3                                                               | $R \ge 2, C \ge 1$       | yes                          | no                 | no                   | AD844                  | ±12V                                                     | N/A               |
| [5]       |               | series (Fig.3f)   | EXCCTA = 2                                                             | R = 2, C = 1             | no                           | no                 | ves                  | TSMC 0.18-µm           | ±0.9V                                                    | N/A               |
| [·]       | -             | parallel (Fig.3d) |                                                                        | ,                        |                              |                    | 5                    | CMOS                   |                                                          |                   |
| [6]       |               | series (Fig.2)    | CFOA = 2                                                               | R = 3, C = 1             | no                           | yes                | no                   | IBM 0.13-µm<br>CMOS    | $\pm 0.75V$<br>(simulation),<br>$\pm 6V$<br>(experiment) | 3.53mW            |
| [7]       |               | series, parallel  | CCIII = 1                                                              | R = 2, C = 1             | no                           | no                 | no                   | B101 and B102<br>BJT   | ±10V                                                     | N/A               |
| [8]       |               | series, parallel  | CCIII = 1                                                              | R = 2, C = 1             | no                           | no                 | no                   | TSMC 0.6-µm<br>CMOS    | ±2.5V                                                    | N/A               |
| [9]       |               | parallel (Fig.2c) | DXCCII = 1                                                             | R = 2, C = 1             | no                           | yes                | no                   | TSMC 0.35-µm<br>CMOS   | ±1.5V                                                    | N/A               |
| [10]      |               | series, parallel  | DXCCII = 1                                                             | $R \ge 2, C = 1$         | no                           | no                 | no                   | TSMC 0.35-µm<br>CMOS   | ±2.5V,<br>+1.44V                                         | N/A               |
| [11]      | grounded      | series, parallel  | DVCC = 1                                                               | R = 2, C = 1             | no                           | no                 | no                   | MIETEC 0.5-µm<br>CMOS  | ±2.5V                                                    | N/A               |
| [12]      |               | series, parallel  | OTRA = 1                                                               | $R \ge 2, C \ge 1$       | no                           | no                 | no                   | MIETEC 1.2-µm<br>CMOS  | ±5V                                                      | N/A               |
| [13]      |               | series            | CFOA = 1                                                               | R = 2, C = 1             | yes                          | no                 | no                   | AD844                  | ±15V                                                     | N/A               |
| [14]      |               | series            | CFOA = 1                                                               | R = 2, C = 1             | yes                          | no                 | no                   | AD844                  | ±10V                                                     | N/A               |
| [15]      |               | series, parallel  | CFOA = 1                                                               | R = 2, C = 1             | no                           | no                 | no                   | IBM 0.13-µm<br>CMOS    | ±0.75V                                                   | 0.89mW            |
| [16]      |               | parallel          | CDBA = 1                                                               | R = 2, C = 1             | no                           | no                 | no                   | AD844                  | ±12V                                                     | N/A               |
| [17]      |               | series (Fig.2e)   | DXCCII = 1                                                             | R = 2, C = 1             | no                           | no                 | no                   | TSMC 0.35-µm<br>CMOS   | ±1.5V                                                    | N/A               |
| [18]      |               | series (Fig.2d)   | CFOA = 1                                                               | R = 2, C = 2             | yes                          | no                 | no                   | AD844                  | ±12V                                                     | N/A               |
| [19]      |               | series, parallel  | FTFNTA = 1                                                             | R = 1, C = 2             | no                           | no                 | yes                  | N/A                    | N/A                                                      | N/A               |
| [20]      |               | parallel (Fig.3)  | VF = 1, CF = 1                                                         | R = 3, C = 1             | no                           | no                 | no                   | 0.25-μm CMOS,<br>AD844 | ±1.25V, +0.4V<br>(simulation),<br>±12V<br>(experiment)   | 6.87mW            |
| [21]      |               | parallel (Fig.2a) | OTRA = 2                                                               | R = 4, C = 1             | no                           | no                 | no                   | AD844                  | ±10V                                                     | N/A               |
| [22]      |               | series (Fig.2c)   | VDCC = 1                                                               | R = 1, C = 1             | no                           | no                 | yes                  | TSMC 0.18-µm<br>CMOS   | ±0.9V                                                    | 0.87mW            |
| [23]      |               | series (Fig.3)    | $\begin{array}{l} \text{CCCII+} = 2, \\ \text{CCCII-} = 1 \end{array}$ | C = 1                    | no                           | no                 | yes                  | NR100&PR100<br>BJT,    | ±2.5V<br>(simulation),<br>+5V                            | 3.17mW            |
|           |               | parallel (Fig.2)  | CCCII-=2                                                               | C = 1                    |                              |                    |                      | AD844                  | (experiment)                                             |                   |
|           |               | series (Fig.2a)   | $DVCCS = 1, \\ OA = 3$                                                 |                          |                              |                    |                      |                        |                                                          |                   |
| [24]      | floating      | series (Fig.2b)   | $DVCCS = 1, \\ OA = 2$                                                 | R = 2, C = 1             | no                           | yes                | no                   | N/A                    | N/A                                                      | N/A               |
|           |               | parallel (Fig.2c) | DVCCS = 1,<br>OA = 2                                                   |                          |                              |                    |                      |                        |                                                          |                   |
| [25]      |               | parallel          | CFOA = 2                                                               | R = 3, C = 2             | yes                          | yes                | no                   | AD844                  | ±15V<br>(experiment)                                     | N/A               |
| [26]      |               | series, parallel  | CCII = 2                                                               | R = 2, C = 1             | no                           | no                 | no                   | N/A                    | N/A                                                      | N/A               |
| [27]      |               | series, parallel  | CFOA = 2                                                               | R = 2, C = 1             | yes                          | no                 | no                   | AD844                  | N/A                                                      | N/A               |

Table 1: Performance comparison between the proposed lossy inductance simulators in Figure 2 and the previously published similar works

| [28]     |          | series, parallel                    | DDCC = 1                              | R = 2, C = 1 | no          | yes | no  | TSMC 0.18-µm<br>CMOS       | ±0.9V,<br>+0.34V                                                      | N/A    |
|----------|----------|-------------------------------------|---------------------------------------|--------------|-------------|-----|-----|----------------------------|-----------------------------------------------------------------------|--------|
| [29]     |          | parallel                            | DO-DDCC = 1                           | R = 2, C = 1 | no          | no  | no  | TSMC 0.35-µm<br>CMOS       | ±1.5V,<br>-0.9V                                                       | N/A    |
| [30]     |          | series (Fig.2)                      | DDCC = 2                              | R = 2, C = 1 | no          | yes | no  | IBM 0.13-µm<br>CMOS        | ±0.75V                                                                | 6.9mW  |
| [31]     |          | series, parallel                    | CFOA = 2                              | R = 2, C = 1 | yes         | no  | no  | AD844                      | N/A                                                                   | N/A    |
| [32]     |          | series (Fig.1)                      | DVB = 1,<br>ECCII+ = 2,<br>ECCII- = 1 | R = 3, C = 1 | no          | no  | yes | EL2082, AD830              | ±5V                                                                   | N/A    |
| [33]     |          | parallel (Fig.4)                    | DDCC = 1                              | R = 2, C = 1 | no          | yes | no  | IBM 0.13-µm<br>CMOS, AD844 | ±0.75V                                                                | 2.08mW |
| [34]     |          | series (Fig.2),<br>parallel (Fig.3) | DDCC = 1                              | R = 2, C = 1 | no          | no  | no  | IBM 0.13-μm<br>CMOS, AD844 | $\pm 0.75 V,$<br>+0.23V<br>(simulation),<br>$\pm 9 V$<br>(experiment) | 2.06mW |
|          | grounded | series (Fig.2a)                     | LT1228 = 1                            |              |             | no  | yes | LT1229 from                |                                                                       | 56.7mW |
| Proposed | Brounded | parallel (Fig.2b)                   | LT1228 = 1                            | P = 1 C = 1  | Vec         | no  | yes | Linear                     | ±5V                                                                   | 41.2mW |
| circuits | floating | series (Fig.2c)                     | LT1228 = 2                            |              | <i>y</i> 05 | yes | yes | Technology<br>Company      |                                                                       | 0.114W |
|          | noanng   | parallel (Fig.2d)                   | LT1228 = 2                            |              |             | yes | yes | 1,5                        |                                                                       | 0.117W |

N/A : Not available

CCII: second-generation current conveyor, DO-VDBA: dual-output voltage-differencing buffered amplifier,

EXCCTA : extra X current conveyor transconductance amplifier, CFOA : current feedback operational amplifier, CCIII : third-generation current conveyor, DXCCII : dual X second-generation current conveyor, DVCC : differential voltage current conveyor, OTRA : operational transresistance amplifier,

CDBA : current differencing buffered amplifier, FTFNTA : four terminal floating nullor transconductance amplifier,

VF : voltage follower, CF : current follower, VDCC : voltage differencing current conveyor, CCCII± : positive/negative current-controlled conveyor,

DVCCS : differential voltage controlled current source, OA : operational amplifier, DDCC : differential difference current conveyor,

DVB: differential voltage buffer, DO-DDCC : dual-output differential difference current conveyor, ECCII± : positive/negative electronically controllable current conveyor

| Table 2: Summary | of the lossy inductance simulation using the proposed |
|------------------|-------------------------------------------------------|
|                  | circuit configurations of Figure 2.                   |

| Topology    | Matching<br>Condition   | Realized inductance                                                                      | Q                   |
|-------------|-------------------------|------------------------------------------------------------------------------------------|---------------------|
| Figure 2(a) | no                      | $Z_{in1} = R_{eq1} + sL_{eq1} = \frac{1}{g_m} + s\left(\frac{R_1C_1}{g_m}\right)$        | $\omega R_1 C_1$    |
| Figure 2(b) | no                      | $Y_{in2} = \frac{1}{R_{eq2}} + \frac{1}{sL_{eq2}} = \frac{1}{R_2} + \frac{g_m}{sR_2C_2}$ | $\omega C_2/g_m$    |
| Figure 2(c) | $g_m = g_{m1} = g_{m2}$ | $Z_{in3} = R_{eq3} + sL_{eq3} = \frac{1}{g_m} + s\left(\frac{R_3C_3}{g_m}\right)$        | $\omega R_3 C_3$    |
| Figure 2(d) | $R_4 = 1/g_{m2}$        | $Y_{in4} = \frac{1}{R_{eq4}} + \frac{1}{sL_{eq4}} = g_{m2} + \frac{g_{m1}g_{m2}}{sC_4}$  | $\omega C_4/g_{m1}$ |

## 4. Non-Ideal Consideration and Sensitivity Performance

If the non-ideal transfer errors are considered, the terminal relationships of the LT1228 can be described as follows:

$$\begin{bmatrix} i_{p} \\ i_{n} \\ i_{z} \\ v_{o} \end{bmatrix} = \begin{bmatrix} 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 \\ \alpha g_{m} & -\alpha g_{m} & 0 & 0 \\ 0 & 0 & \beta & 0 \end{bmatrix} \begin{bmatrix} v_{p} \\ v_{n} \\ v_{z} \\ i_{o} \end{bmatrix}$$
(3)

here,  $\alpha = (1 - \varepsilon_{gm})$  and  $\beta = (1 - \varepsilon_v)$ , where  $\varepsilon_{gm}$  and  $\varepsilon_v$  are respectively the transconductance inaccuracy and the voltage transfer error in which  $|\varepsilon_{gm}| \ll 1$  and  $|\varepsilon_v| \ll 1$ . Re-analysis all the topologies in Figure 2 by taking the non-ideal parameters of the LT1228 into account, the various non-ideal characteristic parameters of the synthetic inductors can be evaluated and summarized in Table 3.

Table 3: Non-ideal parameters of the designed inductors in Figure 2.

| Topology    | Simulated e                        | Q                                                |                                    |
|-------------|------------------------------------|--------------------------------------------------|------------------------------------|
| Figure 2(a) | $R_{eq1} = 1/\alpha\beta g_m$      | $L_{eq1} = R_1 C_1 / \alpha \beta g_m$           | $\omega R_1 C_1$                   |
| Figure 2(b) | $R_{eq2} = R_2$                    | $L_{eq2} = R_2 C_2 / \alpha \beta g_m$           | $\omega C_2/\alpha\beta g_m$       |
| Figure 2(c) | $R_{eq3} = 1/\alpha_1 \beta_1 g_m$ | $L_{eq3} = R_3 C_3 / \alpha_1 \beta_1 g_m$       | $\omega R_3 C_3$                   |
| Figure 2(d) | $R_{eq4} = 1/g_{m2}$               | $L_{eq4} = C_4 / \alpha_1 \beta_1 g_{m1} g_{m2}$ | $\omega C_4/\alpha_1\beta_1g_{m1}$ |

Normalized sensitivities of the simulated equivalent values  $R_{eq}$  and  $L_{eq}$  with respect to active and passive elements are obtained as:

For Figure 2(a);

$$S_{R_{1},C_{1}}^{R_{eq1}} = 0, \quad S_{R_{1},C_{1}}^{L_{eq1}} = 1, \quad S_{\alpha,\beta,g_{m}}^{R_{eq1}} = S_{\alpha,\beta,g_{m}}^{L_{eq1}} = -1$$
(4)

For Figure 2(b);

$$S_{R_2}^{R_{eq^2}} = 1, \ S_{C_2}^{R_{eq^2}} = 0, \ S_{R_2,C_2}^{L_{eq^2}} = 1, \ S_{\alpha,\beta,g_m}^{R_{eq^2}} = 0, \ S_{\alpha,\beta,g_m}^{L_{eq^2}} = -1$$
(5)

For Figure 2(c);

$$S_{R_3,C_3}^{R_{eq3}} = 0, \ S_{R_3,C_3}^{L_{eq3}} = 1, \ S_{\alpha_1,\beta_1,g_m}^{R_{eq3}} = S_{\alpha_1,\beta_1,g_m}^{L_{eq3}} = -1$$
(6)

For Figure 2(d);

$$S_{C_4}^{L_{eq4}} = 1, \ S_{\alpha_1,\beta_1,g_{m_1},g_{m_2}}^{L_{eq4}} = -1, \ S_{\alpha_1,\beta_1,g_{m_1}}^{R_{eq4}} = 0, \ S_{g_{m_2}}^{R_{eq4}} = -1$$
(7)

From the above, it is clearly seen that the magnitudes of these sensitivity coefficients are less than or equal to unity. Thus, it can be realized that all the proposed inductors exhibit good sensitivity performance.

## 5. Simulation Results

The proposed lossy inductance simulators in Figure 2 have been simulated by the PSPICE program using LT1228 standard SPICE macro-model obtained from Linear Technology. The LT1228 was biased with symmetrical supply voltages of +V = -V = 5 V. As an example, the proposed floating lossy series inductor of Figure 2(c) has been designed to simulate a floating series RL impedance with  $R_{eq3} = 1 \text{ k}\Omega$  and  $L_{eq3} = 1 \text{ mH}$ . For this purpose, the component values are set as:  $I_B = I_{B1} = I_{B2} = 100 \ \mu A$ for  $g_m = g_{m1} = g_{m2} = 1$  mA/V,  $R_3 = 1$  k $\Omega$  and  $C_3 = 1$  nF. Figure 5 shows the simulated transient responses of the input voltage and current ( $v_{in}$  and  $i_1$ ), where a sinusoidal input voltage of 50 mV (peak) at the frequency of 500 kHz is applied to the simulator. The resulting waveforms show that the current  $i_1$  lags the voltage  $v_{in}$  by 70°, whereas the theoretical calculation is equal to  $\tan^{-1}(\omega L_{eq3}/R_{eq3}) = \tan^{-1}(2\pi \times 500 \times 10^3 \times 1 \times 10^{-3})/(1 \times 10^3) =$ 72.34°. With the same component values, the simulated frequency responses corroborating the ideal responses are also plotted in Figure 6. As can be observed from the results, it behaves serial RL impedance well for the frequencies around 1 kHz to 1 MHz.



Figure 5: Simulated transient responses of the floating lossy series inductor in Figure 2(c)



Figure 6: Ideal and simulated frequency responses of the floating lossy series inductor simulator in Figure 2(c).

To show the electronic tunability of the inductor in Figure 2(c), the detailed analysis of frequency characteristic is provided in Figure 7. In the figure, the magnitude responses of the input impedance  $Z_{in3}$  are compared with the ideal series RL impedance by changing the bias current for  $I_B = 50 \ \mu\text{A}$ , 200  $\mu\text{A}$  and 400  $\mu\text{A}$  ( $g_m = 0.5 \ \text{mA/V}$ , 2 mA/V and 4 mA/V).

On the other hand, the simulated transient responses of the proposed floating lossy parallel inductor of Figure 2(d) are given in Figure 8. In this case, the active and passive components are taken as follows:  $I_B = 100 \ \mu\text{A}$  ( $g_m = 1 \ \text{mA/V}$ ),  $R_4 = 1 \ \text{k}\Omega$  and  $C_4 = 1 \ \text{nF}$ , which yields  $R_{eq4} = 1 \ \text{k}\Omega$  and  $L_{eq4} = 1 \ \text{mH}$ . In Figure 8, www.astesj.com

a sinusoidal input signal was applied to the input of the inductor at a frequency of 200 kHz and signal amplitude of 50 mV peak. The phase difference between  $v_{in}$  and  $i_1$  is approximately 36°, which is close to the ideal value  $(\tan^{-1}(R_{eq4}/\omega L_{eq4})) = \tan^{-1}(1\times10^3)/(2\pi\times200\times10^3\times1\times10^{-3}) = 38.51°)$  with a percentage deviation of 6.52%. The tuning capability of the proposed floating lossy parallel inductor has also been tested for  $I_{B1} = 50$  $\mu$ A, 200  $\mu$ A, and 400  $\mu$ A, while keeping  $I_{B2}$  constant at 100  $\mu$ A. The resulting frequency characteristics showing in Figure 10 prove that the proposed inductor circuit can be conveniently tuned by electronic means.



Figure 7: Simulated frequency responses for  $Z_{in3}$  in Figure 2(c) with  $I_B$  tuning



Figure 8: Simulated transient responses of the floating lossy parallel inductor in Figure 2(d)



Figure 9: Ideal and simulated frequency responses of the floating lossy parallel inductor simulator in Figure 2(d)



Figure 10: Simulated frequency responses for  $Z_{in4}$  in Figure 2(d) with  $I_{B1}$  tuning. 516

## 6. Experimental Results

To further represent the validity of the presented theory, the proposed circuits of Figure 2 were implemented in prototype hardware using IC LT1228 from Linear Technology. The LT1228 is biased with  $\pm 5$  V supplies. For the experimental testing of Figure 2(a) and 2(b), the passive components in the schematic diagram are the following values:  $R_1 = R_2 = 1 \text{ k}\Omega$  and  $C_1 = C_2 = 1$  nF. The measured magnitude and phase responses of the proposed grounded series lossy inductor in Figure 2(a) for  $I_B = 50 \ \mu\text{A}$ , 100  $\mu\text{A}$ , 200  $\mu\text{A}$ , and 400  $\mu\text{A}$  are shown in Figures 11 and 12, respectively. The calculated and measurement results for the Zin1 frequency responses at a frequency of 100 kHz are summarized in Table 4. According to this table, parasitic gains and signal transfer errors at the corresponding terminals of the LT1228 in conjunction with the tolerances in passive elements used will deviate the impedance frequency responses of the simulated lossy inductor. It should be taken into account the fact that the current and voltage conveying realized by an LT1228 is actually valid under a small-signal operation. However, appropriate adjusting  $g_m$  with  $I_B$  gives a significant improvement in the magnitude and phase responses.

In the same manner, the measured frequency responses for the input impedance  $Z_{in2}$  of the proposed grounded parallel lossy inductor in Figure 2(b) are presented in Figures 13 and 14. Regarding the experimental testing for the actively simulated lossy inductor, the results of the  $Z_{in2}$ -frequency response at f =100 kHz is provided in Table 5. Obviously, the practical results are consistent with the theoretical ones. However, the deviation in the magnitude and phase responses is mainly due to the nonideal parasitic effects and the resistor and capacitor tolerances.

Table 4: Summary of the measured values for the Zin1 in Figure 2(a)

| $I_B$ | $g_m$  | $ Z_{in1} $ (k $\Omega$ ) |            | $\angle Z_{in1}$ (degree) |            |  |
|-------|--------|---------------------------|------------|---------------------------|------------|--|
| (µA)  | (mA/V) | Measured                  | Calculated | Measured                  | Calculated |  |
| 50    | 0.5    | 2.98                      | 2.36       | 26.51                     | 32.14      |  |
| 100   | 1      | 1.39                      | 1.18       | 32.40                     | 32.14      |  |
| 200   | 2      | 0.84                      | 0.59       | 44.11                     | 32.14      |  |
| 400   | 4      | 0.38                      | 0.29       | 50.11                     | 32.14      |  |

Table 5: Summary of the measured values for the  $Z_{in2}$  in Figure 2(b)

| $I_B$ | $g_m$  | $ Z_{in2} (\Omega)$ |            | $\angle Z_{in2}$ (degree) |            |  |
|-------|--------|---------------------|------------|---------------------------|------------|--|
| (µA)  | (mA/V) | Measured            | Calculated | Measured                  | Calculated |  |
| 50    | 0.5    | 536.14              | 782.48     | 53.94                     | 38.51      |  |
| 100   | 1      | 440.83              | 532.02     | 63.54                     | 57.86      |  |
| 200   | 2      | 232.05              | 299.72     | 81.17                     | 72.56      |  |
| 400   | 4      | 126.62              | 155.12     | 80.73                     | 81.07      |  |





Figure 11: Measured magnitude responses of the proposed grounded series lossy inductor in Figure 2(a)

(a)  $I_B = 50 \ \mu A$  (b)  $I_B = 100 \ \mu A$  (c)  $I_B = 200 \ \mu A$  (d)  $I_B = 400 \ \mu A$ 





Figure 12: Measured phase responses of the proposed grounded series lossy inductor in Figure 2(a) (a)  $I_B = 50 \ \mu A$  (b)  $I_B = 100 \ \mu A$  (c)  $I_B = 200 \ \mu A$  (d)  $I_B = 400 \ \mu A$ 





Figure 13: Measured magnitude responses of the proposed grounded series lossy inductor in Figure 2(b)







### 7. Example of Application

To illustrative an application example, the proposed inductor topologies in Figures 2(b) and 2(c) are used for the simulation of serial RL and parallel RL elements of the bandpass filter in Figure 15. The voltage transfer function of Figure 15 is found as:

$$\frac{V_{out}(s)}{V_{in}(s)} = \frac{\left(\frac{R_{eq2}}{L_{eq3}}\right)s}{D(s)} \quad , \tag{8}$$

where the denominator D(s) is equal to

$$D(s) = s^{2} + \left(\frac{R_{eq2}}{L_{eq2}} + \frac{R_{eq2}}{L_{eq3}} + \frac{R_{eq3}}{L_{eq2}}\right)s + \left(\frac{R_{eq2}R_{eq3}}{L_{eq2}L_{eq3}}\right) \quad . \tag{9}$$

From Equations (8)-(9), the natural angular frequency ( $\omega_o$ ) and the quality factor (Q) of the proposed filter in Figure 15 can be characterized as given respectively by the following equations:

 $Q = \frac{\sqrt{R_{eq2}R_{eq3}L_{eq2}L_{eq3}}}{R_{eq2}(L_{eq2} + L_{eq3}) + R_{eq3}L_{eq2}} \quad \cdot$ 

$$\omega_{o} = 2\pi f_{o} = \sqrt{\frac{R_{eq2}R_{eq3}}{L_{eq2}L_{eq3}}} \quad , \tag{10}$$

and

In the simulation, the element values for bandpass filter in Figure 15 with  $f_o = 159.15$  kHz and Q = 0.33 are specified as follows:  $g_m = 1$  mA/V ( $I_B = 100 \mu$ A),  $R_2 = R_3 = 1$  k $\Omega$ ,  $C_2 = C_3 = 1$  nF. Figure 16 shows the plots of the theoretical and simulated frequency responses of the filter, in which  $R_{eq2} = R_{eq3} = 1$  k $\Omega$  and  $L_{eq2} = L_{eq3} = 1$  mH. From Figure 16, the simulated  $f_o$  is 156.15 kHz, where the relative error is found as 1.88%.



Figure 15: Voltage-mode bandpass filter realization using the proposed actively simulated inductors of Figure 2(b) and 2(c).

#### 8. Conclusions

In this study, the actively simulated grounded/floating lossy inductance simulators using commercially available IC named LT1228 are reported. All of the reported topologies employ a capacitor and a resistor as passive elements and can be tuned electronically through the bias current of the LT1228. The simulation and experimental testing results are achieved to validate their practical performances.



Figure 16: Ideal and simulated frequency responses of the filter in Figure 15

#### **Conflict of Interest**

The authors declare no conflict of interest.

## Acknowledgment

This work is supported by Faculty of Engineering, King Mongkut's Institute of Technology Ladkrabang under the contract number 2563-02-01-033.

#### References

(11)

- A. N. Paul, D. Patranabis, "Active simulation of grounded inductors using a single current conveyor" IEEE Trans. Circuits Syst., 28(2), 164–165, 1981. doi: 10.1109/TCS.1981.1084947
- [2] M. O. Cicekoglu, "Active simulation of grounded inductors with CCII+s and grounded passive elements" International Journal Electronics, 85(4), 455–462, 1998. doi: 10.1080/002072198134003
- [3] M. Srivastava, K. Bhardwaj, A. Roy, A. Singh, "An active-C realization for simulating electronically controllable lossy grounded inductance" in 6th International Conference on Signal Processing and Integrated Networks (SPIN), Noida, India, 137–140, 2019. doi: 10.1109/SPIN.2019.8711758

- [4] O. Cicekoglu, A. Toker, H. Kuntman, "Universal immittance function simulators using current conveyors" Computers and Electrical Engineering, 27, 227–238, 2001. doi: 10.1016/S0045-7906(00)00018-5
- [5] M. Faseehuddin, J. Sampe, S. Shireen, S. H. M. Ali, "Lossy and lossless inductance simulators and universal filters employing a new versatile active block" Informacije MIDEM, 48(2), 97–113, 2018.
- [6] M. Dogan, E. Yuce, "CFOA based a new grounded inductor simulator and its applications" Microelectronics Journal, 90, 297–300, 2019. doi: 10.1016/j.mejo.2019.07.002
- [7] H. Kuntman, M. Gulsoy, O. Cicekoglu, "Actively simulated grounded lossy inductors using third-generation current conveyors" Microelectronics Journal, 31, 245–250, 2000. doi: 10.1016/S0026-2692(99)00108-1
- [8] H. Y. Wang, C. T. Lee, "Systematic synthesis of R-L and C-D immittances using single CCIII" International Journal Electronics, 87(3), 292–301, 2000. doi: 10.1080/002072100132192
- [9] F. Kacar, A. Yesil, "Novel grounded parallel inductance simulators realization using a minimum number of active and passive components" Microelectronics Journal, 41, 632–638, 2010. doi: 10.1016/j.mejo.2010.06.011
- [10] B. Metin, "Supplementary inductance simulator topologies employing single DXCCII" Radioengineering, 20(3), 614–618, 2011.
- [11] M. Incekaraoglu, U. Cam, "Realization of series and parallel R-L and C-D impedances using single differential voltage current conveyor" Analog Integr. Circ. Signal Process., 43, 101–104, 2005. doi: 10.1007/s10470-005-6577-8
- [12] U. Cam, F. Kacar, O. Cicekoglu, H. Kuntman, A. Kuntman, "Novel grounded parallel immittance simulator topologies employing single OTRA" Int. J. Electron. Commun. (AEU), 57(4), 287–290, 2003. doi: 10.1078/1434-8411-54100173
- [13] E. Yuce, "Novel lossless and lossy grounded inductor simulators consisting of a canonical number of components" Analog Integr. Circ. Signal Process., 59, 77–82, 2009. doi: 10.1007/s10470-008-9235-0
- [14] F. Kacar, H. Kuntman, "CFOA-based lossless and lossy inductance simulators" Radioengineering, 20(3), 627–631, 2011.
- [15] H. Alpaslan, E. Yuce, "Inverting CFOA based lossless and lossy grounded inductor simulators" Circuits Syst. Signal Process., 34, 3081–3100, 2015. doi: 10.1007/s00034-015-0004-x
- [16] J. K. Pathak, A. K. Singh, R. Senani, "New canonic lossy inductor using a single CDBA and its application" International Journal Electronics, 103(1), 1–13, 2016. doi: 10.1080/00207217.2015.1020884
- [17] A. Yesil, F. Kacar, "New DXCCII-based grounded series inductance simulator topologies" Istanbul University-Journal of Electrical and Electronics Engineering (IU-JEEE), 14(2), 1785–1789, 2014.
- [18] E. Basak, F. Kacar, "Lossy/lossless grounded inductance simulators using current feedback operational amplifier (CFOA)" Electrica, 18(1), 95–99, 2018. doi: 10.5152/iujeee.2018.1815
- [19] R. Singh, D. Prasad, "Grounded lossy inductance simulator using single FTFNTA" in IEEE 17th India Council International Conference (INDICON), New Delhi, India, 1–6, 2020. doi: 10.1109/INDICON49873.2020.9342507
- [20] H. Alpaslan, E. Yuce, "Current-mode biquadratic universal filter design with two terminal unity gain cells" Radioengineering, 21(1), 304–311, 2012.
- [21] U. Cam, F. Kacar, O. Cicekoglu, H. Kuntman, A. Kuntman, "Novel two OTRA-based grounded immitance simulator topologies" Analog Integr. Circ. Signal Process., 39, 169–175, 2004. doi: 10.1023/B:ALOG.0000024064.73784.58
- [22] F. Kacar, A. Yesil, S. Minaei, H. Kuntman, "Positive/negative lossy/lossless grounded inductance simulators employing single VDCC and only two passive elements", International Journal Electronics Communications (AEU), 68(1), 73–78, 2014. doi: 10.1016/j.aeue.2013.08.020
- [23] S. Minaei and E. Yuce, "Realization of tunable active floating inductance simulators" International Journal Electronics, 95(1), 27–37, 2008. doi: 10.1080/00207210701809333
- [24] R. Senani, "New single-capacitor simulation of floating inductors" Electrocomponent Science and Technology, 10, 7–12, 1982. doi: 10.1155/APEC.10.7
- [25] R. Senani and D. R. Bhaskar, "New lossy/loss-less synthetic floating inductance configuration realized with only two CFOAs" Analog Integr. Circ. Sig. Process., 73, 981–987, 2012. doi: 10.1007/s10470-012-9897-5
- [26] R. Senani, "New tunable synthetic floating inductors" International Journal Electronics, 16(10), 382–383, 1980. doi: 10.1049/el:19800270
- [27] D. R. Bhaskar and R. Senani, "Synthetic floating inductors realized with only two current feedback op-amps" American Journal Electrical Electron. Engineering, 3(4), 88–92, 2015.
- [28] E. Yuce, "New low component count floating inductor simulators consisting of a single DDCC" Analog Integration Circuits Process., 58, 61– 66, 2009. doi: 10.1007/s10470-008-9218-1

- [29] M. A. Ibrahim, S. Minaei, E. Yuce, N. Herencsar and J. Koton, "Lossy/lossless floating/grounded inductance simulation using one DDCC" Radioengineering, 21(1), 3–10, 2012.
- [30] E. Yuce, S. Tokat, H. Alpaslan, "Grounded capacitor-based new floating inductor simulators and a stability test" Turkey Journal Electrical Engineering & Computer Science, 23, 2138–2149, 2015. http://doi.org/10.3906/elk-1301-183
- [31] M. T. Abuelma'atti, S. K. Dhar, Z. J. Khalifa, "New two-CFOA-based floating immittance simulators" Analog Integr. Circ. Sig. Process., 91, 479–489, 2017. doi: 10.1007/s10470-017-0956-9
- [32] R. Sotner, N. Herencsar, J. Jerabek, A. Kartci, J. Koton, T. Dostal, "Pseudodifferential filter design using novel adjustable floating inductance simulator with electronically controllable current conveyors" Elektron. Elektrotech., 23(2), 31–35, 2017. doi: 10.5755/j01.eie.23.2.17996
- [33] A. Abaci, E. Yuce, "Single DDCC based new immittance function simulators employing only grounded passive elements and their applications" Microelectron. J., 83, 94–103, 2019. doi: 10.1016/j.mejo.2018.11.014
- [34] A. Abaci, E. Yuce, "Single DDCC- based simulated floating inductors and their applications" IET Circuits, Devices & Systems, 14(6), 796–804, 2020. doi: 10.1049/iet-cds.2019.0558
- [35] N. Roongmuanpha, W. Tangsrirat, "SITO current-mode multifunction biquad using readily available IC LT1228s", in The 6<sup>th</sup> International Conference on Engineering, Applied Sciences and Technology (ICEAST-2020), July 1-4, Thailand, 108-111, 2020. doi: 10.1109/iceast50382.2020.9165538
- [36] R. Sotner, N. Herencsar, J. Jerabek, L. Langhammer, J. Polak, "On practical construction of electronically controllable compact current amplifier based on commercially available elements and its application", International Journal Electronics Communication (AEU), 81(11), 56-66, 2017. doi: 10.1016/j.aeue.2017.07.002
- [37] N. Roongmuanpha, T. Pukkalanun, W. Tangsrirat, "Practical realization of electronically adjustable universal filter using commercially available ICbased VDBA" Engineering Review, 41(3), 2020. doi: 10.30765/er.1547
- [38] P. Moonmuang, N. Roongmuanpha, T. Pukkalanun, W. Tangsrirat, "On the realization of simulated lossy inductors using voltage differencing buffered amplifiers" in 2020 8th International Electrical Engineering Congress (iEECON), Chiang Mai, Thailand, 2020. doi: 10.1109/iEECON48109.2020.229469
- [39] Linear Technology, "100MHz current feedback amplifier with DC gain control", LT1228 datasheet, 1994.